DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

AD7849 데이터 시트보기 (PDF) - Analog Devices

부품명
상세내역
제조사
AD7849
ADI
Analog Devices ADI
AD7849 Datasheet PDF : 20 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS
AD7849
VREF+ 1
20 ROFS
VREF– 2
19 VOUT
VSS 3
18 NC
SYNC 4
17 VDD
SCLK 5 AD7849 16 AGND
VCC
6
TOP VIEW
(Not to Scale) 15
RSTOUT
SDOUT 7
14 RSTIN
DCEN 8
13 CLR
BIN/COMP 9
12 SDIN
DGND 10
11 LDAC
NC = NO CONNECT. DO NOT CONNECT TO THIS PIN.
Figure 2. Pin Configuration
Table 6. Pin Function Descriptions
Pin No.
Mnemonic Description
1
VREF+
VREF+ Input. The DAC is specified for VREF+ of 5 V. The DAC is fully multiplying so that the VREF+ range is +5 V to –5 V.
2
VREF−
VREF− Input. The DAC is specified for VREF− of –5 V. The DAC is fully multiplying so that the VREF− range is –5 V to +5 V.
3
VSS
Negative supply for the analog circuitry. This is nominally –15 V.
4
SYNC
Data Synchronization Logic Input. When it goes low, the internal logic is initialized in readiness for a new data-word.
5
SCLK
Serial Clock Logic Input. Data is clocked into the input register on each SCLK falling edge.
6
VCC
Positive supply for the digital circuitry. This is nominally 5 V.
7
SDOUT
Serial Data Output. With DCEN at Logic 1, this output is enabled, and the serial data in the input shift register is
clocked out on each rising edge of SCLK.
8
DCEN
Daisy-Chain Enable Logic Input. Connect this pin high if a daisy-chain interface is being used; otherwise, this
pin must be connected low.
9
BIN/COMP Logic Input. This input selects the data format to be either binary or twos complement. In the unipolar output
range, natural binary format is selected by connecting the input to Logic 0. In the bipolar output range, offset
binary is selected by connecting this input to Logic 0, and twos complement is selected by connecting it to a
Logic 1.
10
DGND
Digital Ground. Ground reference point for the on-chip digital circuitry.
11
LDAC
Load DAC Logic Input. This input updates the DAC output. The DAC output is updated on the falling edge of
this signal, or alternatively, if this input is permanently low, an automatic update mode is selected where the
DAC is updated on the 16th falling SCLK edge.
12
SDIN
Serial Data Input. The 16-bit serial data-word is applied to this input.
13
CLR
Clear Logic Input. Taking this input low sets VOUT to 0 V in both the unipolar output range and the bipolar twos
complement output range. It sets VOUT to VREF– in the offset binary bipolar output range.
14
RSTIN
Reset Logic Input. This input allows external access to the internal reset logic. Applying Logic 0 to this input,
resets the DAC output to 0 V. In normal operation, it should be tied to Logic 1.
15
RSTOUT Reset Logic Output. This is the output from the on-chip voltage monitor used in the reset circuit. It can be used
to control other system components, if desired.
16
AGND
This is the analog ground for the device. It is the point to which the output gets shorted in reset mode.
17
VDD
Positive Supply for the Analog Circuitry. This is 15 V nominal.
18
NC
No Connect. Leave unconnected.
19
VOUT
DAC Output Voltage Pin.
20
ROFS
Input to Summing Resistor of DAC Output Amplifier. This is used to select the output voltage ranges. Also, see
Figure 20 to Figure 23 in the Applying the AD7849 section.
Rev. C | Page 7 of 20

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]