DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

AS1116-BSST(2009) 데이터 시트보기 (PDF) - austriamicrosystems AG

부품명
상세내역
제조사
AS1116-BSST
(Rev.:2009)
AmsAG
austriamicrosystems AG AmsAG
AS1116-BSST Datasheet PDF : 20 Pages
First Prev 11 12 13 14 15 16 17 18 19 20
AS1116
Datasheet - Detailed Description
Feature Register (0x0E)
The Feature Register is used for enabling various features including switching the device into external clock mode,
applying an external reset, selecting code-B or HEX decoding, enabling or disabling blinking, enabling or disabling the
SPI-compatible interface, setting the blinking rate, and resetting the blink timing.
Note: At power-up the Feature Register is initialized to 0.
Table 19. Feature Register Summary
D7
blink_
start
D6
sync
D5
blink_
freq_sel
D4
blink_en
D3
D2
D1
NU
decode_sel reg_res
D0
clk_en
Table 20. Feature Register Bit Descriptions (Address (HEX) = 0xXE)
Addr: 0xXE
Feature Register
Enables and disables various device features.
Bit Bit Name Default Access
Bit Description
External clock active.
D0
clk_en
0
R/W 0 = Internal oscillator is used for system clock.
1 = Pin CLK of the serial interface operates as system clock input.
Resets all control registers except the Feature Register.
0 = Reset Disabled. Normal operation.
D1 reg_res
0
R/W 1 = All control registers are reset to default state (except the Feature
Register) identically after power-up.
D2 decode_sel
0
Note: The Digit Registers maintain their data.
Selects display decoding for the selected digits (Table 9 on page 10).
R/W 0 = Enable Code-B decoding (see Table 10 on page 11).
1 = Enable HEX decoding (see Table 11 on page 11).
D3
NU
D4 blink_en
0
D5 blink_freq_sel
0
D6
sync
0
D7 blink_start
0
Not used
Enables blinking.
R/W 0 = Disable blinking. 1 = Enable blinking.
Sets blink with low frequency (with the internal oscillator enabled):
R/W 0 = Blink period typically is 1 second (0.5s on, 0.5s off).
1 = Blink period is 2 seconds (1s on, 1s off).
Synchronizes blinking on the rising edge of pin LD. The multiplex and
R/W
blink timing counter is cleared on the rising edge of pin LD. By setting
this bit in multiple devices, the blink timing can be synchronized across
all the devices.
Start Blinking with display enabled phase. When bit D4 (blink_en) is set,
bit D7 determines how blinking starts.
R/W 0 = Blinking starts with the display turned off.
1 = Blinking starts with the display turned on.
No-Op Register (0xX0)
The No-Op Register is used when multiple AS1116 devices are cascaded in order to support displays with more than 8
digits. The cascading must be done in such a way that all SDO pins are connected to SDI of the next AS1116 (see Fig-
ure 20 on page 16). The LD and SCL signals are connected to all devices.
For example, if five devices are cascaded, in order to perform a write operation to the fifth device, the write-command
must be followed by four no-operation commands. When the LD signal goes high, all shift registers are latched. The
first four devices will receive no-operation commands and only the fifth device will receive the intended operation com-
mand, and subsequently update its register.
www.austriamicrosystems.com
Revision 1.04
14 - 20

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]