DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

ML2250 데이터 시트보기 (PDF) - Oki Electric Industry

부품명
상세내역
제조사
ML2250 Datasheet PDF : 36 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
OKI Semiconductor
FEDL2250DIGEST-09
ML2250 family
PIN DESCRIPTIONS-2
ML22Q54/Q58GA Common Pins
44-pin plastic QFP
Pin
Symbol Type
Description
When using the built-in ROM for voice output, this pin outputs Llevel
while channel 2 side processes a command and while plays back voice.
43
BUSY2/ERR
O
Works as ERR pin when using EXT command for the voice output. If an
abnormality occurred in the transfer of data, the ERR pin outputs L
level and the voice output may become noisy.
Hlevel at power on.
Outputs Llevel while the channel 1 side processes a command and
3
BUSY1
O while plays back voice.
Hlevel at power on.
The input command of channel 2 is valid at Hlevel when using the
built-in ROM for voice output.
4
NCR2/DL
O DL pin when using EXT command for the voice output. It outputs the
voice data capture signal. The data is captured on the rising edge of DL.
Hlevel at power on.
The command input of channel 1 side is valid at Hlevel when using
the built-in ROM for voice output.
5
NCR1/NDR O NDR pin when using EXT command for the voice output. The voice data
input is effective at Hlevel.
Hlevel at power on.
9
RESET
I
When Llevel is input to this pin, the device is reset, the oscillation
stops, and AOUT and DAQ outputs go into GND level.
10
TEST
I
Test pin for the device.
Input Llevel to this pin. This pin has a pull-down resistor built in.
Wired to a crystal or ceramic oscillator.
14
XT
I
A feedback resistor of around 1 M is built in between this XT pin and
XT pin (pin 15).
When using an external clock, input the clock from this pin.
15
XT
O
Wired to a ceramic or crystal oscillator.
When using an external clock, keep this pin open.
16
18
19
D3
D2
D1
CPU interface data bus pins in the parallel input interface.
Channel status output pins when RD is at Llevel.
I/O The pins output the flash memory data when reading the built-in flash
memory data.
20
D0
In the serial input interface, keep these pins at Llevel.
CPU interface data bus pin in the parallel input interface.
The pin outputs flash memory data when reading the built-in flash
21
D4
I/O
memory data.
When RD is at Llevel other than when reading the flash memory data,
this pin usually outputs Llevel.
In the serial input interface, keep this pin at Llevel.
CPU interface data bus pin in the parallel input interface.
The pin outputs flash memory data when reading the built-in flash
memory data.
When RD is at Llevel other than when reading the flash memory data,
23
D5/DO
I/O
this pin usually outputs Llevel.
Channel status output pin in the serial input interface.
When CS and RD are at Llevel, this D5/DO pin serially outputs the
status of each channel in synchronization with SCK clock. When
reading data of the built-in flash memory, the pin will output serially the
flash memory data.
14/36

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]