Philips Semiconductors
I2C-bus autosync deflection controllers for
PC/TV monitors
Product specification
TDA4853; TDA4854
SYMBOL
PARAMETER
CONDITIONS
MIN.
Phase adjustments and corrections via PLL1 and PLL2
HPOS
horizontal position (referenced register HPOS = 0
−
to horizontal period)
register HPOS = 127
−
register HPOS = 255
−
HPINBAL
horizontal pin unbalance
correction via HPLL2
(referenced to horizontal
period)
register HPINBAL = 0;
−
control bit HPC = 0; note 6
register HPINBAL = 15; −
control bit HPC = 0; note 6
register HPINBAL = X;
−
control bit HPC = 1; note 6
HPARAL
horizontal parallelogram
correction (referenced to
horizontal period)
register HPARAL = 0;
−
control bit HBC = 0; note 6
register HPARAL = 15; −
control bit HBC = 0; note 6
register HPARAL = X;
−
control bit HBC = 1; note 6
HMOIRE
relative modulation of
register HMOIRE = 0;
−
horizontal position by 0.5fH;
control bit MOD = 0
phase alternates with 0.5fV
register HMOIRE = 31; −
control bit MOD = 0
HMOIREoff
moire cancellation off
control bit MOD = 1
−
PLL2 phase detector: pins HFLB and HPLL2
φPLL2
PLL2 control (advance of
maximum advance;
36
horizontal drive with respect to register HPINBAL = 07;
middle of horizontal flyback) register HPARAL = 07
minimum advance;
−
register HPINBAL = 07;
register HPARAL = 07
Ictrl(PLL2)
PLL2 control current
−
ΦPLL2
relative sensitivity of PLL2
−
phase shift related to horizontal
period
VPROT(PLL2)(max) maximum voltage for PLL2
−
protection mode/soft start
Ich(PLL2)
charge current for external
VHPLL2 < 3.7 V
−
capacitor during soft start
HORIZONTAL FLYBACK INPUT: PIN HFLB
Vpos(HFLB)
positive clamping voltage
IHFLB = 5 mA
−
Vneg(HFLB)
negative clamping voltage
IHFLB = −1 mA
−
Ipos(HFLB)
positive clamping current
−
Ineg(HFLB)
negative clamping current
−
Vsl(HFLB)
slicing level
−
TYP.
−13
0
13
−0.8
0.8
0
−0.8
0.8
0
0
0.05
0
−
7
75
28
4.4
1
5.5
−0.75
−
−
2.8
MAX. UNIT
−
%
−
%
−
%
−
%
−
%
−
%
−
%
−
%
−
%
−
%
−
%
−
%
−
%
−
%
−
µA
−
mV/%
−
V
−
µA
−
V
−
V
6
mA
−2
mA
−
V
1999 Jul 13
19