DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

MT8843 데이터 시트보기 (PDF) - Zarlink Semiconductor Inc

부품명
상세내역
제조사
MT8843
ZARLINK
Zarlink Semiconductor Inc ZARLINK
MT8843 Datasheet PDF : 23 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
MT8843
• Dual Tone Detection Guard Time
When the dual tone alert signal is detected by the
CNIC2, ESt goes high. When the alerting signal
ceases to be detected, ESt goes low.
The ESt pin signals raw detection of CAS/Alerting
Tones. Since both Bellcore and BT applications
require a minimum duration for valid signals, ESt
detection must be guard time qualified. The StD pin
provides guard time qualified CAS/Alerting Tone
detection. When the MT8843 is used in a caller
identity system StD indicates correct CAS/Alerting
Tone detection.
Figure 4 shows the relationship between the St/GT,
ESt and StD pins. It also shows the operation of a
guard time circuit.
The total recognition time is tREC = tGP + tDP, where
tGP is the tone present guard time and tDP is the tone
present detect time (refer to timing between ESt, St/
GT and StD in Figures 16 and 19).
The total tone absent time is tABS = tGA + tDA, where
tGA is the tone absent guard time and tDA is the tone
absent detect time (refer to timing between ESt, St/
GT and StD in Figures 16 and 19).
Bellcore states that it is desirable to be able to turn
off CAS detection for an off-hook capable CPE. The
disable switch allows the subscriber who
disconnects a service that relies on CAS detection
(e.g., CIDCW) but retains the CPE, to turn off the
detector and not be bothered by false detection.
When SW1 in Figure 4 is in the B position the guard
time circuit is disabled. The detector will still process
CAS/Alerting tones but the MT8843 will not signal
their presence by ensuring StD is low.
BT specifies that the idle state tone alert signal
recognition time should not be less than 20ms when
both tones are used for detection. That is, both tones
must be detected together for at least 20ms before
the signal can be declared valid. This requirement
can be met by setting the tGP (refer to Figure 5) to at
least 20ms.
BT also specifies that the TE is required to apply a
D.C. wetting pulse and an AC load 15-25ms after the
end of the alerting signal. If tABS=tDA+tGA is 15 to
25ms, the D.C. current wetting pulse and the A.C.
load can both be applied at the falling edge of StD.
The maximum tDA is 8ms so tGA should be 15-17ms.
Therefore, tGP must be greater than tGA. Figure 5(a)
shows a possible implementation. The values in
Figures 9 and 10 (R1=R2=422K, C=0.1µF) will meet
the BT timing requirements.
Tones detected
From
detector
MT8843
VDD
Q1
P
C
St/GT
+
- VTGt
Comparator
Q2
N
= VSS
R
SW1
AB
ESt
VSS
StD
Figure 4 - Guard Time Circuit Operation
MT8843
VDD
St/GT
C
VD=diode forward voltage
R1
R2
ESt
(a) tGP > tGA
tGP = R1C ln [VDD/(VDD-VTGt)]
tGA = RPC ln [(VDD-VD(RP/R2))/(VTGt-VD(RP/R2))]
RP = R1R2/(R1+R2)
MT8843
VDD
St/GT
C
VD=diode forward voltage
R1
R2
ESt
(b) tGP < tGA
tGP = RPC ln [VDD-VD(RP/R2))/(VDD-VTGt-VD(RP/R2))]
tGA = R1C ln (VDD/VTGt)
RP = R1R2/(R1+R2)
Figure 5 - Guard Time Circuits with
Unequal Times
Input Configuration
The MT8843 provides an input arrangement
comprised of an operational amplifier and a bias
source (VRef); which is used to bias the opamp inputs
at VDD/2. The feedback resistor at the opamp output
(GS) can be used to adjust the gain. In a single-
ended configuration, the opamp is connected as
shown in Figure 6. For a differential input
configuration, Figure 7 shows the necessary
connections.
5-36

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]