DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

SLA24C164-D/P(1999) 데이터 시트보기 (PDF) - Infineon Technologies

부품명
상세내역
제조사
SLA24C164-D/P Datasheet PDF : 27 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
SLx 24C164/P
7.2 Protection Bit Write and Erase
For writing or erasing a protection bit, the data of the respective page have to be known
by the master. The data of the page are not affected by the write or erase procedure of
the protection bit. The I2C-Bus protocol is shown in figure 15 for protection bit write and
figure 16 for protection bit erase.
Bus Activity
Master
S
T
A
Command
Byte
R CSW
T
EEPROM
Address
EEA n
S
T
A
Command
Byte
R CSW
T
Control
Byte
CTW
Data
Byte n
Data ... Data
Byte n+1 Byte n+15
S
T
O
P
SDA Line S
0
0000 S
0
01
P
Bus Activity
EEPROM
A
A
C
C
K
K
A
A
A
A
A
C
C
C
C
C
K
K
K
K
K
IED02273
Figure 15
Sequence for Protection Bit Write
Bus Activity
Master
S
T Command
A Byte
R CSW
T
EEPROM
Address
EEA n
S
T Command
A Byte
R CSW
T
Control
Byte
CTE
Data
Byte n
Data ... Data
Byte n+1 Byte n+15
S
T
O
P
SDA Line S
0
0000 S
0
11
P
Bus Activity
EEPROM
A
A
C
C
K
K
A
A
A
A
A
C
C
C
C
C
K
K
K
K
K
IED02274
Figure 16
Sequence for Protection Bit Erase
The first command byte CSW followed by the control byte EEA addresses the page to
be protected. The second command byte CSW (identical content of first CSW) is
followed by the control byte CTW = 01H for protection bit write or CTE = 03H for protection
bit erase. Depending on CTx, the addressed protection bit will be either written or
erased.
Semiconductor Group
20
1998-07-27

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]