DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

XRT71D00(2000) 데이터 시트보기 (PDF) - Exar Corporation

부품명
상세내역
제조사
XRT71D00 Datasheet PDF : 18 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
XRT71D00

E3/DS3/STS-1 JITTER ATTENUATOR, STS-1 TO DS3 DESYNCHRONIZER
REV. 1.01
PIN DESCRIPTION
PIN #
11
12
13
14
15
16
17
18
19
NAME
FSS/(SClk)
HOST/HW
NC
FL
BWS/
Ch_Addr_1
NC
NC
DJA/
(SDO)
RST
TYPE
I
I
***
O
I
***
***
I/(O)
I
DESCRIPTION
FIFO Size Select Input/Serial Clock Input.
The function of this depends on whether XRT71D00 is configured in Hard-
ware or Host mode.
Hardware ModeFIFO Size Select Input
When high: Selects 32 bits FIFO.
When low: Selects 16 bits FIFO.
Host ModeMicroprocessor Serial Interface Clock Signal
This signal will be used to (1) sample the data, on the SDI pin, on the rising
edge of this signal. Additionally, during “Read” operations, the Micropro-
cessor Serial Interface will update the SDO output on the falling edge of
this signal.
Host/Hardware Mode Select:
An active-high input enables the Host mode. Data is written to the com-
mand registers to configure the XRT71D00.
In the Host mode, the states of discrete input pins are inactive.
An active-low input enables the Hardware Mode.In this mode, the discrete
inputs are active.
This pin is not connected internally.
FIFO Limit.
This output pin is driven high whenever the internal FIFO comes within
two-bits of being completely full.
Bandwidth Select Input/Channel Addr_1 Assignment Input.
The function of this input pin depends on whether XRT71D00 is configured
in Host or Hardware mode.
Hardware ModeBandwidth Select Input:
Connect this pin high to select wide jitter transfer bandwidth, and connect
low to select narrow jitter transfer bandwidth.
Host ModeChannel_Addr_1 Assignment Input:
This input pin, along with pin 28 permits the user to assign a “Channel
Address” to the XRT71D00 device.
This pin is not connected internally.
This pin is not connected internally.
Disable Jitter Attenuator Input/Serial Data Output pin:
The function of this pin depends on whether XRT71D00 is configured in
Host or Hardware mode.
Hardware ModeDisable Jitter Attenuator:
An active-high disables the Jitter Attenuator.The RPOS/RNEG and RClk
will be passed through without jitter attenuation.
Host ModeSerial Data Output:
This pin will serially output the contents of the specified Command Regis-
ter, during “Read” Operations. The data, on this pin, will be updated on the
falling edge of the SClk input signal. This pin will be tri-stated upon com-
pletion of data transfer.
NOTE: The user is advised to tie this pin to GND, if the XRT71D00 has
been configured to operate in the “HOST” Mode.
Reset Input. (Active-Low)
A high-low transition will re-center the internal FIFO, and will clear the
Command Registers (for Host Mode operation). Resetting this pin may
corrupt data within the device.
For normal operation, pull this pin to VDD.
5

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]