DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

ICS527R-01T 데이터 시트보기 (PDF) - Integrated Circuit Systems

부품명
상세내역
제조사
ICS527R-01T
ICST
Integrated Circuit Systems ICST
ICS527R-01T Datasheet PDF : 8 Pages
1 2 3 4 5 6 7 8
ICS527-01
Clock Slicer™
User Configurable Zero Delay Buffer
Multiple Output Example
In this example, an input clock of 125 MHz is used. Eight copies of 50 MHz are required as are eight
copies of 25 MHz, de-skewed and aligned to the 125 MHz input clock. The following solution uses the
MK74CB217 which has dual 1 to 8 buffers with low pin to pin skew.
VDD
0.01 µF
125 MHz
25 MHz
R5
R6
DIV2
S0
S1
VDD
ICLK
FBIN
GND
OECLK2
2XDRIVE
F0
F1
F2
R4
R3
R2
R1
R0
VDD
CLK1
CLK2
GND
PDTS
F6
F5
F4
F3
0.01 µF
INA
INB
QA0
QB0
QA1
QB1
QA2
QB2
VDD
VDD
VDD
QA3
VDD
QB3
0.01 µF
QA4
QB4
0.01
µF
GND
GND
GND
GND
QA5
QB5
QA6
QB6
QA7
QB7
OEA
OEB
This configuration produces the following waveforms:
125 MHz, ICLK
25 MHz, QA0-7
50 MHz, QB0-7
Using the equation for selecting the dividers gives:
25 MHz = 125 MHz • (FDW + 2)
(RDW + 2)
If FDW = 0, then RDW = 8. This gives the required divide-by-5 function. Setting pin DIV2 = 1 gives
both a 25 MHz and 50 MHz output from the ICS527-01. The FBIN pin is connected to the QA7 output
of the MK74CB217. This aligns all the outputs of the MK74CB217 with the 125 MHz input since the
ICS527-01 aligns rising edges on the ICLK and FBIN pins.
In this example, series termination resistors have been omitted for clarity but should be used on all clock
outputs.
MDS 527-01 B
6
Revision 020801
Integrated Circuit Systems, Inc. • 525 Race Street • San Jose • CA•95126•(408)295-9800tel • www.icst.com

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]