DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

EL4583CS-T7 데이터 시트보기 (PDF) - Intersil

부품명
상세내역
제조사
EL4583CS-T7 Datasheet PDF : 10 Pages
1 2 3 4 5 6 7 8 9 10
EL4583
Pin Descriptions
PIN
NUMBER
1
PIN NAME
PIN FUNCTION
Filter Cut-Off A resistor RF connected between this input and ground determines the input filter characteristic. Increasing RF
increases the filter 3.58MHz color burst attenuation. See the typical performance characteristics.
2
Set Detect A resistor RLV connected between pin 2 and ground determines the value of the minimum signal which triggers the
Level
loss of signal output on pin 10. The relationship is VPMIN = 0.75RLV/RSET, where VPMIN is the minimum detected
sync pulse amplitude applied to pin 4. See the typical performance characteristics.
3
Composite This output replicates all the sync inputs on the input video.
Sync Output
4
Filter Input The filter is a 3 pole active filter with a gain of 2, designed to produce a constant phase delay of nominally 260ns with
signal amplitude. Resistor RF on pin 1 controls the filter cut-off. An internal clamp sets the minimum voltage on pin
4 at 1.55V when the input becomes low impedance. Above the clamp voltage, an input current of 1µA charges the
input coupling capacitor. With loss of signal, the current source switches to a value of 10µA, for faster signal recovery.
5
Vertical Sync The vertical sync output is synchronous with the first serration pulse rising edge in the vertical interval of the input
Output signal and ends on the trailing edge of the first equalizing Output pulse after the vertical interval. It will therefore be
slightly more than 3H lines wide.
6
Digital This is the ground return for digital buffer outputs.
Ground
7
Filter Output Output of the active 3 pole filter which has its input on pin 4. It is recommended to ac couple the output to pin 8.
8
Video Input This input can be directly driven by the signal if it is desired to bypass the filter, for example, in the case of strong
clean signals. This input is 6dB less sensitive than the filter input.
9
Level Output This pin provides an analog voltage which is nominally equal to twice the sync pulse amplitude of the video input
signal applied to pin 4. It therefore provides an indication of signal strength.
10
No Signal This is a digital output which goes high when either a) loss of input signal or b) the input signal level falls below a
Detect
Output
predetermined amplitude as set by RLV on pin 2. There will be several horizontal lines delay before the output is
initiated.
11
Burst/Back The start of back porch output is triggered on the trailing edge of normal H sync, and on the rising edge of serration
Porch Output pulses in the vertical interval. The pulse is timed out internally to produce a one-shot output. The pulse width is a
function of RSET. This output can be used for d.c. restore functions where the back porch level is a known reference.
12
RSET
The current through the resistor RSET determines the timing of the functions within the I.C. These functions include
the sampling of the sync pulse 50% point, back porch output and the 2H eliminator. For faster scan rates, the resistor
needs to be reduced inversely. For NTSC 15.7kHz scan rate RSET is 681k 1%. RSET must be a 1% resistor.
13
Odd/Even Odd-even output is low for even field and high for odd field. The operation of this circuit has been improved for
Output rejecting spurious noise pulses such as those present in VCR signals.
14
VDD 5V The internal circuits are designed to have a high immunity to supply variations, although as with most I.C.s a 0.1µF
decoupling capacitor is advisable.
15
Horizontal This output produces only true H pulses of nominal width 5µs. The leading edge is triggered from the leading edge
Sync Output of the input H sync, with the same prop. delay as the composite sync. The half line pulses present in the input signal
during vertical blanking are eliminated with an internal 2H eliminator circuit.
16
Analog This is the ground return for the signal paths in the chips, RSET, RF and RLV.
Ground
3
FN7173.3
November 12, 2010

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]