DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

CY7C1482BV25-200BZXC 데이터 시트보기 (PDF) - Cypress Semiconductor

부품명
상세내역
제조사
CY7C1482BV25-200BZXC
Cypress
Cypress Semiconductor Cypress
CY7C1482BV25-200BZXC Datasheet PDF : 31 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
CY7C1480BV25
CY7C1482BV25, CY7C1486BV25
Table 1. Pin Definitions
Pin Name
IO
Description
A0, A1, A
Input-
Synchronous
Address Inputs Used to Select One of the Address Locations. Sampled at the rising edge
of the CLK if ADSP or ADSC is active LOW, and CE1, CE2, and CE3 are sampled active. A1:
A0 are fed to the two-bit counter.
BWA, BWB, BWC,
BWD, BWE, BWF,
BWG, BWH
GW
BWE
Input-
Byte Write Select Inputs, Active LOW. Qualified with BWE to conduct byte writes to the
Synchronous SRAM. Sampled on the rising edge of CLK.
Input-
Synchronous
Input-
Synchronous
Global Write Enable Input, Active LOW. When asserted LOW on the rising edge of CLK, a
global write is conducted (ALL bytes are written, regardless of the values on BWX and BWE).
Byte Write Enable Input, Active LOW. Sampled on the rising edge of CLK. This signal must
be asserted LOW to conduct a byte write.
CLK
Input-
Clock Input. Captures all synchronous inputs to the device. Also increments the burst counter
Clock
when ADV is asserted LOW during a burst operation.
CE1
Input-
Chip Enable 1 Input, Active LOW. Sampled on the rising edge of CLK. Used in conjunction
Synchronous with CE2 and CE3 to select or deselect the device. ADSP is ignored if CE1 is HIGH. CE1 is
sampled only when a new external address is loaded.
CE2
Input-
Chip Enable 2 Input, Active HIGH. Sampled on the rising edge of CLK. Used in conjunction
Synchronous with CE1 and CE3 to select or deselect the device. CE2 is sampled only when a new external
address is loaded.
CE3
Input-
Chip Enable 3 Input, Active LOW. Sampled on the rising edge of CLK. Used in conjunction
Synchronous with CE1 and CE2 to select or deselect the device. CE3 is sampled only when a new external
address is loaded.
OE
Input-
Output Enable, Asynchronous Input, Active LOW. Controls the direction of the IO pins.
Asynchronous When LOW, the IO pins behave as outputs. When deasserted HIGH, IO pins are tri-stated,
and act as input data pins. OE is masked during the first clock of a read cycle when emerging
from a deselected state.
ADV
Input-
Advance Input Signal, Sampled on the Rising Edge of CLK, Active LOW. When asserted,
Synchronous it automatically increments the address in a burst cycle.
ADSP
ADSC
Input-
Synchronous
Input-
Synchronous
Address Strobe from Processor, Sampled on the Rising Edge of CLK, Active LOW.
When asserted LOW, addresses presented to the device are captured in the address
registers. A1: A0 are also loaded into the burst counter. When ADSP and ADSC are both
asserted, only ADSP is recognized. ASDP is ignored when CE1 is deasserted HIGH.
Address Strobe from Controller, Sampled on the Rising Edge of CLK, Active LOW.
When asserted LOW, addresses presented to the device are captured in the address
registers. A1: A0 are also loaded into the burst counter. When ADSP and ADSC are both
asserted, only ADSP is recognized.
ZZ
Input-
ZZ “Sleep” Input, Active HIGH. When asserted HIGH places the device in a non-time-critical
Asynchronous “sleep” condition with data integrity preserved. For normal operation, this pin must be LOW
or left floating. ZZ pin has an internal pull down.
DQs, DQPs
VDD
VSS
VSSQ[2]
VDDQ
IO-
Synchronous
Power Supply
Bidirectional Data IO Lines. As inputs, they feed into an on-chip data register that is triggered
by the rising edge of CLK. As outputs, they deliver the data contained in the memory location
specified by the addresses presented during the previous clock rise of the read cycle. The
direction of the pins is controlled by OE. When OE is asserted LOW, the pins behave as
outputs. When HIGH, DQs and DQPX are placed in a tri-state condition.
Power Supply Inputs to the Core of the Device.
Ground
Ground for the Core of the Device.
IO Ground Ground for the IO Circuitry.
IO Power Supply Power Supply for the IO Circuitry.
Note
2. Applicable for TQFP package. For BGA package VSS serves as ground for the core and the IO circuitry.
Document #: 001-15143 Rev. *D
Page 7 of 31
[+] Feedback

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]