DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

LA73026AV 데이터 시트보기 (PDF) - SANYO -> Panasonic

부품명
상세내역
제조사
LA73026AV
SANYO
SANYO -> Panasonic SANYO
LA73026AV Datasheet PDF : 13 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
LA73026AV
Transfer data format
The transfer data is composed by START condition, Slave address data*3, and STOP condition.
After setting up the START condition, please transfer the Slave Address (regulated as “10010100” in SW IC). Group
and next control data (Please see “Data structure”)
Slave Address is composed by 7bits, and this bit 8th bit*4 should be set as [0].
But SW IC is not equipped with such a data out function, please keep this bit as [0].
The both of Group data and control data are composed by 8bits, and the one control action is defined with combination
of these two data. And if you want to control 2 or more groups at the same mode, you can realize it by sending some
control data together.
The data makes meaning with all bits, so you cannot stop the sending until all data transfer is over. But LA73026AV
adopt auto-increment, for example you can stop to transfer STOP condition after group 2 data . If you want to stop
transfer action, please transfer the STOP condition without fail.
*3 There are 3 control groups.
*4 This 8th bit called as R/W bit, and this bit shows the data transmission direction. [0] means send mode (accept mode
with SW IC) and [1] means accept mode (send mode with SW IC) fundamentally.
Data structure
START condition Slave Address R/W ACK Group ACK Control data ACK STOP condition
Initialize
SW IC is initialized as the following mode for circuit protection. Please see “Sub address and data byte table” on page 9.
Characteristics of the SDA and SCL 1/0 stages for SW IC
LOW level input voltage
Parameter
HIGH level input voltage
LOW level output current
SCL clock frequency
Set-up time for a repeated START condition
Hold time START condition. After this period, the first clock pulse is generated.
LOW period of the SCL clock
Rise time of both SDA and SDL signals
HIGH period of the SCL clock
Fall time of both SDA and SDL signals
Data hold time
Data set-up time
Set-up time for STOP condition
BUS free time between a STOP and START condition
Symbol
Min
Max
Unit
VIL
0
1.0
V
VIH
2.0
5.0
V
IOL
3.0
mA
fSCL
100
kHz
tSU: STA
4.7
µs
tHD: STA
4.0
µs
tLOW
4.7
µs
tR
0
1.0
µs
tHIGH
4.0
µs
tF
0
1.0
µs
tHD: DAT
0
µs
tSU: DAT
250
ns
tSU: STO
4.0
µs
tBUF
4.7
µs
Definition of timing
No.A0239-10/13

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]