DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

AT24C256C-XUL(2010) 데이터 시트보기 (PDF) - Atmel Corporation

부품명
상세내역
제조사
AT24C256C-XUL
(Rev.:2010)
Atmel
Atmel Corporation Atmel
AT24C256C-XUL Datasheet PDF : 22 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
Atmel AT24C256C
5. Device Addressing
The 256K EEPROM requires an 8-bit device address word following a start condition to enable the chip for a read
or write operation (refer to Figure 8). The device address word consists of a mandatory “1”, “0” sequence for the
first four most significant bits as shown. This is common to all two-wire EEPROM devices.
Figure 5-1. Device Addressing
1
0
1
0
A2
A1
A0
R/W
MSB
LSB
The next three bits are the A2, A1, A0 device address bits to allow as many as eight devices on the same bus.
These bits must compare to their corresponding hardwired input pins. The A2, A1, and A0 pins use an internal
proprietary circuit that biases them to a logic low condition if the pins are allowed to float.
The eighth bit of the device address is the read/write operation select bit. A read operation is initiated if this bit is
high, and a write operation is initiated if this bit is low.
Upon a compare of the device address, the EEPROM will output a “0”. If a compare is not made, the device will
return to a standby state.
DATA SECURITY: The Atmel® AT24C256C has a hardware data protection scheme that allows the user to write
protect the whole memory when the WP pin is at VCC.
9
8568C–SEEPR–5/10

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]