DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

CY7B992-7JCT(2011) 데이터 시트보기 (PDF) - Cypress Semiconductor

부품명
상세내역
제조사
CY7B992-7JCT
(Rev.:2011)
Cypress
Cypress Semiconductor Cypress
CY7B992-7JCT Datasheet PDF : 21 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
CY7B991
CY7B992
Switching Characteristics
Over the Operating Range[2, 11]
Parameter
fNOM
tRPWH
tRPWL
tU
tSKEWPR
tSKEW0
tSKEW1
tSKEW2
tSKEW3
tSKEW4
tDEV
tPD
tODCV
tPWH
tPWL
tORISE
tOFALL
tLOCK
tJR
Description
Operating Clock
Frequency in MHz
FS = LOW[1, 2]
FS = MID[1, 2]
FS = HIGH[1, 2 , 3]
REF Pulse Width HIGH
REF Pulse Width LOW
Programmable Skew Unit
Zero Output Matched-Pair Skew
(XQ0, XQ1)[14, 15]
Zero Output Skew (All Outputs)[14, 16,17]
Output Skew (Rise-Rise, Fall-Fall, Same
Class Outputs)[14, 17]
Output Skew (Rise-Fall, Nominal-Inverted,
Divided-Divided)[14, 17]
Output Skew (Rise-Rise, Fall-Fall, Different
Class Outputs)[14, 17]
Output Skew (Rise-Fall, Nominal-Divided,
Divided-Inverted)[14, 17]
Device-to-Device Skew[12, 19]
Propagation Delay, REF Rise to FB Rise
Output Duty Cycle Variation[20]
Output HIGH Time Deviation from 50%[21, 22]
Output LOW Time Deviation from 50%[21, 22]
Output Rise Time[21, 23]
Output Fall Time[21, 23]
PLL Lock Time[24]
Cycle-to-Cycle Output
Jitter
RMS[12]
Peak-to-Peak[12]
CY7B991–2[12]
CY7B992–2[12]
Min Typ Max Min Typ Max
15
30
15
30
25
50
25
50
40
80
40
80[13]
5.0
5.0
5.0
5.0
See Table 2
0.05 0.20
0.05 0.20
0.1 0.25
0.25 0.5
0.1 0.25
0.25 0.5
0.3
0.5
0.3
0.5
0.25 0.5
0.25 0.5
0.5
0.9
0.5
0.7
0.75
0.75
–0.25 0.0 +0.25 –0.25 0.0 +0.25
–0.65 0.0 +0.65 –0.5 0.0 +0.5
2.0
3.0
1.5
3.0
0.15 1.0
1.2
0.5
2.0
2.5
0.15 1.0
1.2
0.5
2.0
2.5
0.5
0.5
25
25
200
200
Unit
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ms
ps
ps
Notes
10. CMOS output buffer current and power dissipation specified at 50 MHz reference frequency.
11. Test measurement levels for the CY7B991 are TTL levels (1.5 V to 1.5 V). Test measurement levels for the CY7B992 are CMOS levels (VCC/2 to VCC/2). Test
conditions assume signal transition times of 2 ns or less and output loading as shown in the AC Test Loads and Waveforms unless otherwise specified.
12. Guaranteed by statistical correlation. Tested initially and after any design or process changes that affect these parameters.
13. Except as noted, all CY7B992–2 and –5 timing parameters are specified to 80 MHz with a 30 pF load.
14. SKEW is defined as the time between the earliest and the latest output transition among all outputs for which the same tU delay is selected when all are loaded
with 50 pF and terminated with 50Ω to 2.06V (CY7B991) or VCC/2 (CY7B992).
15. tSKEWPR is defined as the skew between a pair of outputs (XQ0 and XQ1) when all eight outputs are selected for 0tU.
16. tSKEW0 is defined as the skew between outputs when they are selected for 0tU. Other outputs are divided or inverted but not shifted.
17. CL=0 pF. For CL=30 pF, tSKEW0=0.35 ns.
18. There are three classes of outputs: Nominal (multiple of tU delay), Inverted (4Q0 and 4Q1 only with 4F0 = 4F1 = HIGH), and Divided (3Qx and 4Qx only in
Divide-by-2 or Divide-by-4 mode).
19. tDEV is the output-to-output skew between any two devices operating under the same conditions (VCC ambient temperature, air flow, and so on.)
20. tODCV is the deviation of the output from a 50% duty cycle. Output pulse width variations are included in tSKEW2 and tSKEW4 specifications.
21. Specified with outputs loaded with 30 pF for the CY7B99X–2 and –5 devices and 50 pF for the CY7B99X–7 devices. Devices are terminated through 50Ω to
2.06V (CY7B991) or VCC/2 (CY7B992).
22. tPWH is measured at 2.0 V for the CY7B991 and 0.8 VCC for the CY7B992. tPWL is measured at 0.8V for the CY7B991 and 0.2 VCC for the CY7B992.
23. tORISE and tOFALL measured between 0.8V and 2.0V for the CY7B991 or 0.8 VCC and 0.2 VCC for the CY7B992.
24. tLOCK is the time that is required before synchronization is achieved. This specification is valid only after VCC is stable and within normal operating limits. This
parameter is measured from the application of a new signal or frequency at REF or FB until tPD is within specified limits.
Document Number: 38-07138 Rev. *I
Page 9 of 21
[+] Feedback

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]