DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

CY7C1338G-100AXC(2006) 데이터 시트보기 (PDF) - Cypress Semiconductor

부품명
상세내역
제조사
CY7C1338G-100AXC
(Rev.:2006)
Cypress
Cypress Semiconductor Cypress
CY7C1338G-100AXC Datasheet PDF : 17 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
CY7C1338G
Pin Configurations (continued)
119-Ball BGA Pinout
1
2
3
4
5
A
VDDQ
A
B NC/288M CE2
C NC/144M A
D
DQC
NC
E
DQC
DQC
F
VDDQ
DQC
G
DQC
DQC
H
DQC
DQC
J
VDDQ
VDD
K
DQD
DQD
L
DQD
DQD
M
VDDQ
DQD
N
DQD
DQD
A
A
A
VSS
VSS
VSS
BWC
VSS
NC
VSS
BWD
VSS
VSS
ADSP
ADSC
VDD
NC
CE1
OE
ADV
GW
VDD
CLK
NC
BWE
A1
A
A
A
VSS
VSS
VSS
BWB
VSS
NC
VSS
BWA
VSS
VSS
P
DQD
NC
VSS
A0
VSS
R
NC
A
MODE
VDD
NC
T
NC NC/72M A
A
A
U
VDDQ
NC
NC
NC
NC
6
7
A
NC/9M
A
VDDQ
NC/576M
NC/1G
NC
DQB
DQB
DQB
DQB
VDD
DQA
DQA
DQA
DQA
DQB
DQB
VDDQ
DQB
DQB
VDDQ
DQA
DQA
VDDQ
DQA
NC
DQA
A
NC
NC/36M ZZ
NC
VDDQ
Pin Definitions
Name
A0, A1, A
BWA, BWB
BWC, BWD
GW
BWE
CLK
CE1
CE2
CE3
OE
ADV
I/O
Description
Input- Address Inputs used to select one of the 128K address locations. Sampled at the rising edge
Synchronous of the CLK if ADSP or ADSC is active LOW, and CE1, CE2, and CE3 are sampled active. A[1:0] feed
the 2-bit counter.
Input- Byte Write Select Inputs, active LOW. Qualified with BWE to conduct byte writes to the SRAM.
Synchronous Sampled on the rising edge of CLK.
Input- Global Write Enable Input, active LOW. When asserted LOW on the rising edge of CLK, a global
Synchronous write is conducted (ALL bytes are written, regardless of the values on BW[A:D] and BWE).
Input- Byte Write Enable Input, active LOW. Sampled on the rising edge of CLK. This signal must be
Synchronous asserted LOW to conduct a byte write.
Input-Clock Clock Input. Used to capture all synchronous inputs to the device. Also used to increment the burst
counter when ADV is asserted LOW, during a burst operation.
Input- Chip Enable 1 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with
Synchronous CE2 and CE3 to select/deselect the device. ADSP is ignored if CE1 is HIGH. CE1 is sampled only
when a new external address is loaded.
Input- Chip Enable 2 Input, active HIGH. Sampled on the rising edge of CLK. Used in conjunction with
Synchronous CE1 and CE3 to select/deselect the device. CE2 is sampled only when a new external address is
loaded.
Input- Chip Enable 3 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with
Synchronous CE1 and CE2 to select/deselect the device. CE3 is sampled only when a new external address is
loaded.
Input- Output Enable, asynchronous input, active LOW. Controls the direction of the I/O pins. When
Asynchronous LOW, the I/O pins behave as outputs. When deasserted HIGH, I/O pins are tri-stated, and act as
input data pins. OE is masked during the first clock of a read cycle when emerging from a deselected
state.
Input- Advance Input signal, sampled on the rising edge of CLK. When asserted, it automatically
Synchronous increments the address in a burst cycle.
Document #: 38-05521 Rev. *D
Page 3 of 17
[+] Feedback

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]