DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

DS1624 데이터 시트보기 (PDF) - Maxim Integrated

부품명
상세내역
제조사
DS1624
MaximIC
Maxim Integrated MaximIC
DS1624 Datasheet PDF : 20 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
DS1624 FUNCTIONAL BLOCK DIAGRAM Figure 1
VDD
STATUS REGISTER &
CONTROL LOGIC
DS1624
SCL
SDA
ADDRESS
AND
I/O CONTROL
A0
A1
A2
GND
TEMPERATURE SENSOR
EEPROM MEMORY (256 BYTES)
2-WIRE SERIAL DATA BUS
The DS1624 supports a bi–directional two–wire bus and data transmission protocol. A device that sends
data onto the bus is defined as a transmitter, and a device receiving data as a receiver. The device that
controls the message is called a “master”. The devices that are controlled by the master are “slaves”. The
bus must be controlled by a master device which generates the serial clock (SCL), controls the bus access,
and generates the START and STOP conditions. The DS1624 operates as a slave on the two–wire bus.
Connections to the bus are made via the open–drain I/O lines SDA and SCL. The following bus protocol
has been defined (See Figure 2):
Data transfer may be initiated only when the bus is not busy.
During data transfer, the data line must remain stable whenever the clock line is HIGH. Changes in
the data line while the clock line is high will be interpreted as control signals.
Accordingly, the following bus conditions have been defined:
Bus not busy: Both data and clock lines remain HIGH.
Start data transfer: A change in the state of the data line, from HIGH to LOW, while the clock is HIGH,
defines a START condition.
Stop data transfer: A change in the state of the data line, from LOW to HIGH, while the clock line is
HIGH, defines the STOP condition.
3 of 20

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]