DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

PCK953BD 데이터 시트보기 (PDF) - Philips Electronics

부품명
상세내역
제조사
PCK953BD Datasheet PDF : 8 Pages
1 2 3 4 5 6 7 8
Philips Semiconductors
50–125 MHz PECL input/CMOS output
3.3 V PLL clock driver
Product specification
PCK953
At the load end, the voltage will double due to the near unity
reflection coefficient, to 2.62 V. It will then increment towards the
quiescent 3.0 V in steps separated by one round-trip delay (in this
case 4.0 ns).
3.0
OutA
2.5
tD = 3.8956
2.0
In
1.5
OutB
tD = 3.9386
1.0
0.5
0
2
4
6
8
10
12
14
TIME (ns)
SW00630
Figure 3. Single versus dual waveforms
Since this step is well above the threshold region, it will not cause
any false clock triggering, however designers may be uncomfortable
with unwanted reflections on the line. To better match the
impedances when driving multiple lines, the situation in Figure 4
should be used. In this case, the series terminating resistors are
reduced such that when the parallel combination is added to the
output buffer impedance, the line impedance is perfectly matched.
PCK953
OUTPUT
BUFFER
14
RS = 22
ZO = 50
RS = 22
ZO = 50
14 + 22 ø 22 = 50 ø 50
25 = 25
SW00629
Figure 4. Optimized dual line termination
SPICE level output buffer models are available for engineers who
want to simulate their specific interconnect schemes. In addition, IV
characteristics are in the process of being generated to support the
other board-level simulators in general use.
2001 Feb 08
6

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]