DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

SY100E136JZTR 데이터 시트보기 (PDF) - Micrel

부품명
상세내역
제조사
SY100E136JZTR
Micrel
Micrel Micrel
SY100E136JZTR Datasheet PDF : 9 Pages
1 2 3 4 5 6 7 8 9
Micrel, Inc.
CLOCK
S1
LOAD
100100
100011
000011
000010
000001
000000
SY10E136
SY100E136
LOAD
COUT
DIVIDE BY 37
Figure 4. Programmable Divider Waveforms
The exercise of building a programmable divider then
becomes simply determining what value to load into the
counter to accomplish the desired division. Since the load
operation requires a clock pulse, to divide by N, N-1 must
be loaded into the counter. A single E136 device is capable
of divide ratios of 2 to 64, inclusive. Table 1 outlines the
load values for the various divide ratios. Figure 4 presents
the waveforms resulting from a divide by 37 operation. Note
that the availability of the COUT complimentary output (COUT)
allows the user to choose the polarity of the divide by output.
For single device programmable counters, the E016
counter is probably a better choice than the E136. The
E016 has an internal feedback to control the reloading of
the counter. This not only simplifies board design, but also
will result in a faster maximum count frequency.
For programmable dividers of larger than 8 bits, the
benefits of the E016 diminishes and, in fact, for very wide
dividers, the E136 will provide the capability of a faster
count frequency. Figure 5 shows the architecture of a 24-
bit programmable divider implemented using E136 counters.
Note the need for one external gate to control the loading of
the entire counter chain. An ideal device for the external
gating of this architecture would be the 4-input OR function
in the 8-lead SOIC ECLinPS Litefamily. However, the
final decision as to what device to use for external gating
requires a balancing of performance needs, cost and
available board space. Note that because of the need for
external gating, the maximum count frequency of a given
sized programmable divider will be less than that of a single
cascaded counter.
Q0 Q5
CLOCK
"LO"
"LO"
CLK
S1
LSB
CIN
CLIN
COUT
CLOUT
D0 D5
Q0 Q5
CLK
S1
"LO"
CIN
CLIN
COUT
CLOUT
D0 D5
Q0 Q5
CLK
S1
CIN
CLIN
COUT
CLOUT
D0 D5
Q0 Q5
CLK
S1
MSB
CIN
CLIN
COUT
CLOUT
D0 D5
Figure 5. 24-bit Programmable Divider Architecture
M9999-032006
hbwhelp@micrel.com or (408) 955-1690
8

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]