DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

PCA9525DP 데이터 시트보기 (PDF) - NXP Semiconductors.

부품명
상세내역
제조사
PCA9525DP
NXP
NXP Semiconductors. NXP
PCA9525DP Datasheet PDF : 22 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
NXP Semiconductors
PCA9525
Simple 2-wire bus buffer
This means that as direction control is handed from one side of the buffer to the other, a
voltage ‘spike’ of about Vunlock volts will appear on the side that was the ‘input’ and
became the ‘output’.
Figure 9 shows clock and data being buffered through the PCA9525. Channel 3 shows
the SDA_IN port, with direction ‘hand over’ spike (upper left corner). The level of the
SDA_OUT port (channel 4) can be seen to increase as it goes from being held LOW by
the buffer, to being held LOW by another device on the bus.
Of course, the information on the SDA line is only latched into an I2C-bus device on a
clock edge. The spike on the data line does not occur at a time when data is being
latched, and thus the set-up and hold conditions are still met for a valid I2C-bus
transaction.
Figure 9 also shows a glitch occurring on the SDA_OUT port (upper right corner). A more
drastic example is shown in Figure 10. In this case, the side acting as the ‘input’
(SDA_OUT) is more lightly loaded than the side acting as the ‘output’ (SDA_IN). It
therefore rises quickly to Vunlock level, before the SDA_IN has been able to exceed VIL.
Direction control briefly reverses, and SDA_OUT gets pulled back LOW again until
SDA_IN has exceeded VIH.
002aaf337
Fig 9. ‘Hand over’ spikes on the data bus
Fig 10. Fast rising SDA_xx ‘input’ side
002aaf338
PCA9525
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 1 — 25 February 2011
© NXP B.V. 2011. All rights reserved.
8 of 22

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]