DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

PCA9555 데이터 시트보기 (PDF) - Philips Electronics

부품명
상세내역
제조사
PCA9555 Datasheet PDF : 22 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
Philips Semiconductors
16-bit I2C and SMBus I/O port with interrupt
Product data sheet
PCA9555
REGISTERS
Command Byte
Command
0
1
2
3
4
5
6
7
Register
Input port 0
Input port 1
Output port 0
Output port 1
Polarity inversion port 0
Polarity inversion port 1
Configuration port 0
Configuration port 1
The command byte is the first byte to follow the address byte during
a write transmission. It is used as a pointer to determine which of the
following registers will be written or read.
Registers 0 and 1 — Input Port Registers
bit I0.7 I0.6 I0.5 I0.4 I0.3 I0.2 I0.1 IO.0
default X
X
X
X
X
X
X
X
bit I1.7 I1.6 I1.5 I1.4 I1.3 I1.2 I1.1 I1.0
default X
X
X
X
X
X
X
X
This register is an input-only port. It reflects the incoming logic levels
of the pins, regardless of whether the pin is defined as an input or an
output by Register 3. Writes to this register have no effect.
The default value ‘X’ is determined by the externally applied logic
level.
Registers 2 and 3 — Output Port Registers
bit
default
bit
default
O0.7
1
O1.7
1
O0.6
1
O1.6
1
O0.5
1
O1.5
1
O0.4
1
O1.4
1
O0.3
1
O1.3
1
O0.2
1
O1.2
1
O0.1
1
O1.1
1
O0.0
1
O1.0
1
This register is an output-only port. It reflects the outgoing logic
levels of the pins defined as outputs by Register 6 and 7. Bit values
in this register have no effect on pins defined as inputs. In turn,
reads from this register reflect the value that is in the flip-flop
controlling the output selection, NOT the actual pin value.
Registers 4 and 5 — Polarity Inversion Registers
bit
default
bit
default
N0.7
0
N1.7
0
N0.6
0
N1.6
0
N0.5
0
N1.5
0
N0.4
0
N1.4
0
N0.3
0
N1.3
0
N0.2
0
N1.2
0
N0.1
0
N1.1
0
N0.0
0
N1.0
0
This register allows the user to invert the polarity of the Input Port
register data. If a bit in this register is set (written with ‘1’), the Input
Port data polarity is inverted. If a bit in this register is cleared (written
with a ‘0’), the Input Port data polarity is retained.
Registers 6 and 7 — Configuration Registers
bit
default
bit
default
C0.7
1
C1.7
1
C0.6
1
C1.6
1
C0.5
1
C1.5
1
C0.4
1
C1.4
1
C0.3
1
C1.3
1
C0.2
1
C1.2
1
C0.1
1
C1.1
1
C0.0
1
C1.0
1
This register configures the directions of the I/O pins. If a bit in this
register is set (written with ‘1’), the corresponding port pin is enabled
as an input with high impedance output driver. If a bit in this register
is cleared (written with ‘0’), the corresponding port pin is enabled as
an output. Note that there is a high value resistor tied to VDD at each
pin. At reset the device’s ports are inputs with a pull-up to VDD.
POWER-ON RESET
When power is applied to VDD, an internal power-on reset holds the
PCA9555 in a reset condition until VDD has reached VPOR. At that
point, the reset condition is released and the PCA9555 registers and
SMBus state machine will initialize to their default states. The
power-on reset typically completes the reset and enables the part by
the time the power supply is above VPOR. However, when it is
required to reset the part by lowering the power supply, it is
necessary to lower it below 0.2 V.
2004 Sep 30
6

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]