DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

PT2579 데이터 시트보기 (PDF) - Princeton Technology

부품명
상세내역
제조사
PT2579
PTC
Princeton Technology PTC
PT2579 Datasheet PDF : 21 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
RDS Demodulator IC
Tel: 886-2-66296288
Fax:886-2-29174598
URL:http://www.princeton.com.tw
PT2579
TIMING
The fixed and variable dividers are applied to the 4.332/8.664MHz crystal oscillator to generate the
1.1875KHz RDS Clock – RDCL. The RDCL is synchronized with the incoming data. No matter what
clock edge is considered, the data will be valid for a period of 399 us after clock transition. The data
change timing is 4µs before a clock change. Which clock transition (i.e. positive or negative going
clock), the data change occurs in, depends on the lock conditions and is arbitrary (bit slip).
When the reception is poor, it is possible that faults in phase occur, then the clock signal stays
uninterrupted and data is constant for 1.5 clock periods. Normally, faults in phase do not occur in a
cyclic manner. If however, the faults in the phase occur in this way, the minimum spacing between two
possible faults in phase depends on the data being transmitted. The minimum spacing cannot be less
than 16 clock period. The quality bit changes only at the time of a data change.
The diagram below shows the RDS timing waveform which includes a phase jump.
RDCL
RDDA
QUAL
4µs 842µs 421µs
4µs
PT2579 V1.6
-5-
May, 2008

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]