DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

SM8952A 데이터 시트보기 (PDF) - Unspecified

부품명
상세내역
제조사
SM8952A Datasheet PDF : 16 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
SyncMOS Technologies International, Inc.
SM8951A/8952A
8-Bits Micro-controller
With 4/8KB flash embedded
Watch Dog Timer Registers - WDT Control Register (WDTC, $9F)
WDTE
R
Read / Write:
R/W
-
Reset value:
0
*
MSB
Clear Unused Unused
PS2
PS1
-
-
-
R/W
R/W
0
*
*
0
0
WDTE : Watch Dog Timer enable bit
CLEAR : Watch Dog Timer reset bit
If CLEAR bit set to 1 , Watch Dog Timer will be reset . User don’t reset value to 0 .
PS2~PS0:clock source divider bit
PS [2:0]
000
001
010
011
100
101
110
111
Divider (OSC in)
8
16
32
64
128
256
512
1024
Time Period (ms) @40MHZ
13.1
26.21
52.42
104.8
209.71
419.43
838.86
1677.72
PS0
R/W
0
LSB
Watch Dog Timer Register - System Control Register (SCONF, $BFH)
bit-7
bit-0
Read / Write:
Reset value:
WDR
R/W
0
Unused
-
*
Unused
-
*
Unused
-
*
Unused
-
*
Unused
-
*
Unused
-
*
ALEI
R/W
0
WDR : Watch Dog Timer Reset. When system reset by Watch Dog Timer overflow, WDR will be set to 1
ALEI : ALE output inhibit bit, to reduce EMI
The bit 7(WDR) of SCONF is Watch Dog Timer Reset bit. It will be set to 1 when reset signal generated
by WDT overflow. User should check WDR bit whenever un-predicted reset happened.
Reduce EMI Function
The SM8951A/8952A allows user to reduce the EMI emission by setting 1 to the bit 0 (ALEI) of SCONF register. This
function will inhibit the clock signal in Fosc/6Hz output to the ALE pin. This function is available when there is no
external pro gram memory or no external data RAM in the system.
Specifications subject to change without notice contact your sales representatives for the most recent information.
6
Ver 2.1 SM8951A/8952A 08/2006

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]