DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

ST7036 데이터 시트보기 (PDF) - Unspecified

부품명
상세내역
제조사
ST7036 Datasheet PDF : 72 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
ST7036
Write mode
acknowledgement
from ST7036i
acknowledgement
from ST7036i
acknowledgement
from ST7036i
acknowledgement
from ST7036i
acknowledgement
from ST7036i
S
0
1
1
1
1
1
0
0
A
1
R
S
slave address R/W
Co
control byte A
data byte
2n>=0 bytes
command word
A
0
R
S
control byte
1 byte
Co
A
data byte
AP
n>=0 bytes
MSB.......................LSB
R
01111 10 /
W
slave address
C
o
R
S
0
0
0
0
0
0
control byte
D D DDDDD D
76543210
data byte
Fig .5 IIC Interface protocol
Co
0
Last control byte to be sent. Only a stream of data bytes is allowed to follow.
This stream may only be terminated by a STOP condition.
1 Another control byte will follow the data byte unless a STOP condition is received.
During write operation, two 8-bit registers are used. One is data register (DR), the other is instruction
register(IR).
The data register(DR) is used as temporary data storage place for being written into DDRAM/CGRAM/ICON
RAM, target RAM is selected by RAM address setting instruction. Each internal operation, writing into RAM, is
done automatically. So to speak, after MPU writes data to DR, the data in DR is transferred into
DDRAM/CGRAM/ICON RAM automatically.
The Instruction register(IR) is used only to store instruction code transferred from MPU. MPU cannot use it to
read instruction data.
To select register, use RS bit input in IIC interface.
RS R/W
Operation
L L Instruction Write operation (MPU writes Instruction code into IR)
H L Data Write operation (MPU writes data into DR)
Table 2. Various kinds of operations according to RS and R/W bits.
z Busy Flag (BF)
When BF = "High”, it indicates that the internal operation is being processed. So during this time the next
instruction cannot be accepted. BF can be read, when RS = Low and R/W = High (Read Instruction Operation),
through DB7 port. Before executing the next instruction, be sure that BF is not High.
z Address Counter (AC)
Address Counter(AC) stores DDRAM/CGRAM/ICON RAM address, transferred from IR.
After writing into (reading from) DDRAM/CGRAM/ICON RAM, AC is automatically increased (decreased) by 1.
When RS = "Low" and R/W = "High", AC can be read through DB0 ~ DB6 ports.
V1.1
17/72
2003/12/24

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]