DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

TDA7333 데이터 시트보기 (PDF) - STMicroelectronics

부품명
상세내역
제조사
TDA7333
ST-Microelectronics
STMicroelectronics ST-Microelectronics
TDA7333 Datasheet PDF : 36 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
TDA7333N
3
Functional description
Functional description
3.1
Overview
The new RDS/RBDS processor contains all RDS/RBDS relevant functions on a single chip.
It recovers the inaudible RDS/RBDS information which are transmitted on most FM radio
broadcasting stations.
The oscillator frequency can be derived from the tuner with typical value of 10.25 MHz . The
device can operate with frequencies in the range of 4-21 MHz. Therefor the fractional PLL
must be initialized through I2C/SPI interface to generate the internal 8.55 MHz or 8.664 MHz
reference clock with a freq. tolerance of ±0.7 kHz.
Due to an integrated 3rd order sigma delta converter, which samples the MPX signal, all
further processing is done in the digital. After filtering the highly over sampled output of the
A/D converter, the RDS/RBDS demodulator extracts the RDS data clock, RDS data signal
and the quality information. A next RDS/RBDS decoder will synchronize the bit wise RDS
stream to a group and block wise information. This processing includes an error detection
and error correction algorithm. In addition, an automatic flywheel control avoids overheads
in the data exchange between the RDS/RBDS processor and the host.
The device operates in accordance with the CENELEC Radio Data System (RDS)
specification EN50067.
3.2
Fractional PLL
Figure 3. Fractional PLL
Input
Divider
Phase
Comperator
& VCO
f(vco)
Output
Divider
Fractional
Divider
Mux
PLL Controller
11/36

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]