DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

MCIMX280DVM4B 데이터 시트보기 (PDF) - Freescale Semiconductor

부품명
상세내역
제조사
MCIMX280DVM4B Datasheet PDF : 70 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
Table 3. i.MX28 Functions (continued)
Function
Application UART (AUART): Interfaces supported
Synchronous Serial Port (SSP): Supported through dedicated pins
I2C
SPDIF
SAIF
FlexCAN
LCD interface
High-speed ADC
LRADC (touchscreen, keypad...)
Ethernet MAC and switch
Universal Serial Bus (USB)
BGA289
4 dedicated / 5 with muxing
3 dedicated / 4 with muxing
1 dedicated / 2 with muxing
1
2
2
24 bits
Yes
Yes
2 MACs with switch
2
Table 4 describes the digital and analog modules of the device.
Table 4. i.MX28 Digital and Analog Modules
Block
Mnemonic
APBHDMA
APBXDMA
ARM9 or
ARM926
AUART(5)
Block Name Subsystem
Brief Description
AHB to APBH System control
Bridge with
DMA
The AHB to APBH bridge with DMA includes the AHB-to-APB PIO bridge for
memory-mapped I/O to the APB devices, as well a central DMA facility for
devices on this bus. The bridge provides a peripheral attachment bus running
on the AHB’s HCLK. (The ‘H’ in APBH denotes that the APBH is synchronous
to HCLK, as compared to APBX, which runs on the crystal-derived XCLK.)
The DMA controller transfers read and write data to and from each peripheral
on APBH bridge.
AHB to APBX System control
Bridge with
DMA
The AHB-to-APBX bridge includes the AHB-to-APB PIO bridge for
memory-mapped I/O to the APB devices, as well a central DMA facility for
devices on this bus. The AHB-to-APBX bridge provides a peripheral
attachment bus running on the AHB’s XCLK. (The ‘X’ in APBX denotes that
the APBX runs on a crystal-derived clock, as compared to APBH, which is
synchronous to HCLK.) The DMA controller transfers read and write data to
and from each peripheral on APBX bridge.
ARM926EJ-S ARM®
CPU
The ARM926 Platform consists of the ARM926EJ-S™ core and the ETM
real-time debug modules. It contains the 16-Kbyte L1 instruction cache,
32-Kbyte L1 data cache, 128-Kbyte ROM and 128-Kbyte RAM.
Application
UART
interface
Connectivity
peripherals
Each of the UART modules supports the following serial data
transmit/receive protocols and configurations:
• 7- or 8-bit data words, one or two stop bits, programmable parity (even,
odd, or none)
• Programmable baud rates up to 3.25 MHz. This is a higher maximum
baud rate than the 1.875 MHz specified by the TIA/EIA-232-F standard
and previous Freescale UART modules. 16-byte FIFO on Tx and 16-byte
FIFO on Rx supporting auto-baud detection
i.MX28 Applications Processors Data Sheet for Consumer Products, Rev. 1
6
Freescale Semiconductor

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]