DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

AS5SS256K36 데이터 시트보기 (PDF) - Micross Components

부품명
상세내역
제조사
AS5SS256K36 Datasheet PDF : 17 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
SSRAM
AS5SS256K36
ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS
(Note 1) (-55oC to +125oC or -40oC to +85oC)
DESCRIPTION
CLOCK
Clock cycle time
Clock frequency
Clock HIGH time
Clock LOW time
OUTPUT TIMES
Clock to output valid
Clock to output invalid
Clock to output in Low-Z
Clock to output in High-Z
OE\ to output valid
OE\ to output in Low-Z
OE\ to output in High-Z
SETUP TIMES
Address
Address status (ADSC\, ADSP\)
Address advance (ADV\)
Byte write enables (BWa\ - BWd\, GW\, BWE\)
Data-in
Chip enable (CE\)
HOLD TIMES
Address
Address status (ADSC\, ADSP\)
Address advance (ADV\)
Byte write enables (BWa\ - BWd\, GW\, BWE\)
Data-in
Chip enable (CE\)
SYMBOL
-75
MIN MAX
-8.5
-10
UNITS NOTES
MIN MAX MIN MAX
tKC
8.5
10.0
15.0
ns
tKF
117
100
66 MHz
tKH
2.5
3.0
4.0
ns
2
tKL
2.5
3.0
4.0
ns
2
tKQ
7.5
8.5
10.0 ns
tKQX
2.5
2.5
2.5
ns
3
tKQLZ
2.5
2.5
2.5
ns 3, 4, 5, 6,
tKQHZ
4.0
5.0
5.0
ns 3, 4, 5, 6,
tOEQ
3.4
4.4
5.0
ns
7
tOELZ
0
0
0
ns 3, 4, 5, 6,
tOEHZ
3.5
4.4
5.0
ns 3, 4, 5, 6,
tAS
1.5
tADSS
1.5
tAAS
1.5
tWS
1.5
tDS
1.5
tCES
1.5
1.8
2.0
1.8
2.0
1.8
2.0
1.8
2.0
1.8
2.0
1.8
2.0
ns
8, 9
ns
8, 9
ns
8, 9
ns
8, 9
ns
8, 9
ns
8, 9
tAH
0.5
tADSH
0.5
tAAH
0.5
tWH
0.5
tDH
0.5
tCEH
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
ns
8, 9
ns
8, 9
ns
8, 9
ns
8, 9
ns
8, 9
ns
8, 9
NOTE:
1. Test conditions as specied with the output loading shown in Figure 1 unless otherwise noted.
2. Measured as HIGH above VIH and LOW below VIL.
3. This parameter is measured with the output loading shown in Figure 2 for 3.3V I/O.
4. This parameter is sampled.
5. Transition is measured +500mV from steady state voltage.
6. Refer to Technical Note TN-58-09, “Synchronous SRAM Bus Contention Design Considerations,” for a more thorough discussion on these parameters.
7. OE\ is a “Don’t Care” when a byte write enable is sampled LOW.
8. A READ cycle is dened by byte write enables all HIGH or ADSP\ LOW for the required setup and hold times. A WRITE cycle is dened by at
least one byte write enable LOW and ADSP\ HIGH for the required setup and hold times.
9. This is a synchronous device. All addresses must meet the specied setup and hold times for all rising edges of CLK when either ADSP\ or ADSC\ is
LOW and chip enabled. All other synchronous inputs must meet the setup and hold times with stable logic levels for all rising edges of clock (CLK) when
the chip is enabled. Chip enable must be valid at each rising edge of CLK when either ADSP\ or ADSC\ is LOW to remain enabled.
AS5SS256K36
Rev. 4.4 10/13
Micross Components reserves the right to change products or specications without notice.
9

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]