DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

PLUTO 데이터 시트보기 (PDF) - Mitel Networks

부품명
상세내역
제조사
PLUTO Datasheet PDF : 15 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
PLUTO
CDMA TX Section Analog Interface
The ITx and QTx outputs can be d.c. or a.c. coupled to the
external circuits and will differentially drive a minimum
resistive load of 5 kand a maximum capacitive load of 20 pF.
When the CDMA transmit path is in power-down mode the
positive outputs goes high and the negative output goes low.
FM Transmit Signal Path
FM TX DAC
In FM mode, the Q-Channel DAC is used to generate an
analog FM modulation signal from the data transmitted from
the digital baseband processor. In this mode, all other CDMA
TX circuits are powered down.
FM Mode Analog Reconstruction Filters
The frequency spectrum at the output of the transmit DAC
contains unwanted frequency components. A reconstruction
filter is used to smooth the DAC output signals.
Low-pass filters are used with a cut-off frequency of
approximately 13 kHz. These filters are 3rd order Butterworth
filters.
FM TX Section Analog Interface
The FMTX output can be d.c. or a.c. coupled to the radio
circuits and will drive a minimum resistive load of 5 kand a
maximum capacitive load of 20 pF.
When the FM mode is in power-down the output is in high
impedance state.
CDMA Receive Signal Path
CDMA Receive ADC
In CDMA mode two high speed 4-bit ADCs are used to
digitise the incoming signals before subsequent transmission
to the baseband digital signal processor as two parallel 4 bit
words (RXI<3:0> and RXQ<3:0>). The sample rate of
9.8304MHz is generated via an on chip synthesiser that
requires no setting up or external components. On each falling
edge of the synthesised clock (CHIPx8) a new digital sample
is output on the digital bus.
CDMA Receive Calibration Circuit
On entering into CDMA mode from power down or from FM
mode the calibration circuits are activated. These circuits
measure the differences between the receive path gain in the
pass band and in the transition band of both I and Q filters. Via
a successive approximation process they tune the receive
filters cut-off frequency and amplitude matching using the 8 bit
DACs provided for this purpose (I_FC, Q_FC and BAL). Once
both filters (I and Q) have been calibrated in this way the DAC
outputs will not change until the chip is powered down or the
calibration circuit is re-activated in some other way.
FM Receive Signal Path
In FM mode two low speed 8-bit ADCs are used to digitise
the incoming signals before subsequent transmission to the
baseband digital signal processor as two serial 8-bit words
(FMRXI & FMRXQ). The sample rate is entirely determined by
the digital baseband processor (up-to the maximum allowed)
via the FMCLK input.
In FM mode the receive filters are assumed to track the
filters used in CDMA mode i.e. there is no separate tuning
mechanism.
SYNTHESISERS
The Synthesiser block comprises the input buffers, main
dividers, phase comparator, charge pump and lock detect
circuit for a TX and RX synthesiser. The loop filter components
and the VCOs are external to the device. A common reference
divider chain is also included together with bias and control
circuitry. All blocks apart from reference divider, bias and
control logic are duplicated exactly for RX and TX
synthesisers.
The receive intermediate frequency (RX_IF) is
programmable and the transmit intermediate frequency
(TX_IF) is fixed at 130.38MHz.
AUX ADC
The auxiliary converter section contains a single 8-bit
successive approximation analog to digital converter, with
serial output. In order to maximise the flexibility of Pluto, a 4
way analog multiplexer is provided, which enables the
converter to encode any one of four selectable channels. The
converter is intended for such applications as power supply
and temperature monitoring. When not in use, the converter is
powered down, and its outputs are held low.
4

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]