DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

CXA2096 데이터 시트보기 (PDF) - Sony Semiconductor

부품명
상세내역
제조사
CXA2096
Sony
Sony Semiconductor Sony
CXA2096 Datasheet PDF : 16 Pages
First Prev 11 12 13 14 15 16
CXA2096N
Description of Operation
Refer to the Block Diagram.
Operating Conditions
The camera signal processing system operates when PS is High.
Timing Chart (when VCC = 3V)
CCD output
Signal interval
Precharge level
OPB interval
Idle transfer
interval
Signal interval
SHP
SHD
SH1 output
SH2 output
SH3 output
CLPDM
(2µ dummy bit portion
during the idle transfer
interval)
AGC output
SH3 output
–SH2 output
× (–N)
XRS
CLPOB
(2µ during the OPB interval)
CAMSH output
PBLK
(10µ during the idle
transfer interval)
Signal level
2.1V
[1]
[2]
2.1V
Basic black
level
[3]
0.65V
2µs
Black level
2µs
0.65V
10µs
BLK SW output
1.35V
[4]
DRVOUT output
– 11 –
[5]
Approx. VRB + 35mV when OFFSET = 0V
Approx. VRB + 100mV when OFFSET = 1.5V
Applox. VRB when OFFSET = 3V

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]